Introduction to reconfigurable supercomputing [electronic resource] / Marco Lanzagorta, Stephen Bique, Robert Rosenberg
- Author
- Lanzagorta, Marco
- Published
- San Rafael, Calif. (1537 Fourth Street, San Rafael, CA 94901 USA) : Morgan & Claypool Publishers, [2009]
- Copyright Date
- ©2009
- Physical Description
- 1 electronic text (xv, 87 pages : illustrations) : digital file
- Additional Creators
- Bique, Stephen and Rosenberg, R. Robert (Reuben Robert), 1900-1978
Access Online
- Abstract with links to full text: ezaccess.libraries.psu.edu
- Series
- Restrictions on Access
- Abstract freely available; full-text restricted to subscribers or individual document purchasers.
- Contents
- Preface -- Acknowledgments -- Introduction -- 1. FPGA technology: 1.1. ASIC vs. FPGA; 1.2. Physical architecture; 1.3. Logic blocks; 1.4. The interconnect; 1.5. Memory and I/O; 1.6. Reconfigurable programming and FPGA configuration; 1.7. Bitstream Synthesis; 1.8. The Xilinx FPGA; 1.9. Summary -- 2. Reconfigurable supercomputing: 2.1. NRL Cray XD1; 2.2. Cray API -- 3. Algorithmic considerations: 3.1. Disadvantages; 3.2. Data parallelism, pipelining, and concurrency; 3.3. Algorithmic requirements; 3.4. I/O considerations; 3.5. Loop structure; 3.6. Effective reconfigurable algorithm design; 3.7. Summary -- 4. FPGA programming languages: 4.1. VHDL; 4.2. DSPLogic; 4.3. Handel-C; 4.4. Mitrion-C -- 5. Case study: sorting: 5.1. Concurrent Sorts; 5.2. Pipelining bubblesort; 5.3. A 2-way selection sort implementation; 5.4. Parallel bubblesort; 5.5. Counting sort; 5.6. Simulation; 5.7. Memory conventions and interfaces; 5.8. Generating logic and running codes -- 6. Alternativetechnologies and concluding remarks: 6.1. Alternative technologies; 6.2. Concluding remarks; -- A. search.c -- B. search.hcc -- Biblography -- Authors' biographies.
- Summary
- This book covers technologies, applications, tools, languages, procedures, advantages, and disadvantages of reconfigurable supercomputing using Field Programmable Gate Arrays (FPGAs). The target audience is the community of users of High Performance Computers (HPC) who may benefit from porting their applications into a reconfigurable environment. As such, this book is intended to guide the HPC user through the many algorithmic considerations, hardware alternatives, usability issues, programming languages, and design tools that need to be understood before embarking on the creation of reconfigurable parallel codes.We hope to show that FPGA acceleration, based on the exploitation of the data parallelism, pipelining and concurrency remains promising in view of the diminishing improvements in traditional processor and system design.
- Subject(s)
- ISBN
- 9781608453375 (electronic bk.)
9781608453368 (pbk.) - Related Titles
- Synthesis digital library of engineering and computer science
- Note
- Part of: Synthesis digital library of engineering and computer science.
Title from PDF t.p. (viewed on January 11, 2010).
Series from website. - Bibliography Note
- Includes bibliographical references (pages 83-86).
- Other Forms
- Also available in print.
- Technical Details
- Mode of access: World Wide Web.
System requirements: Adobe Acrobat reader. - Indexed By
- Compendex
INSPEC
Google scholar
Google book search
View MARC record | catkey: 7058296